# CASE WESTERN RESERVE UNIVERSITY

# Case School of Engineering

## Department of Electrical, Computer and Systems Engineering

## ECSE 281 / CSDS 281 Logic Design and Computer Organization (4) Spring 2024 Course Information

## **Summary Description:**

Fundamentals of digital systems in terms of both computer organization and logic level design. Organization of digital computers; information representation; Boolean algebra; analysis and synthesis of combinational and sequential circuits; datapaths and register transfers; instruction sets and assembly language; input/output and communication; memory.

#### Prerequisites:

ENGR 131 or ECSE 132/CSDS 132 (previously EECS 132) or ENGR 130 (previously ENGR 131B)

#### Textbook:

Digital Design Practice & Principles, Fifth Edition, 2018, John F. Wakerly, Pearson. ISBN-13: 9780134460093

#### Lecture Schedule:

TuTh 10:00 - 11:15 AM, Millis Schmitt Lecture Hall

## Laboratory / Recitation Schedule:

Tu 1:00PM - 1:50PM, Nursing Research Building G25

We 10:35AM - 11:25AM, Rockefeller 309

We 11:40AM - 12:30PM, Nord Hall 410

#### Instructor:

Assoc. Prof. Evren Gurkan-Cavusoglu

Email: exg44@case.edu

Office: Olin 706 Phone: 368 4463

Instructor Office Hours: see course Canvas site

## **Teaching Assistants:**

Teaching Assistants' (TAs) contact information and TA office hours will be posted on the course Canvas site.

#### Course Material:

All required course information and materials will be posted on the course Canvas site.

## Basis of Grades:

## Homework (30%):

About one assignment per week, which will be typically posted on Thursday afternoons and collected on the following Thursday on Canvas. Assignments will include problems and CAD laboratories. A **single pdf file** with problem solutions and the lab part should be uploaded to Canvas.

#### Exams:

Mid-term 1, February 27 (20%), Mid-term 2, April 9 (20%), Final, May 9 Thursday 8:00AM – 11:00AM (30%). Calculators are not allowed on the exams.

#### Late Policy:

Assignments are due on Canvas on the specified date. Late work will NOT be accepted. Make-up exams are DISCOURAGED and are only allowed when prior approval is obtained from the instructor.

#### Homework Grades:

The homework grades will be posted on Canvas the week following the homework submission. It is your responsibility to make sure that the posted grade is correct. You can object and correct your grade within one week from the posting on Canvas. No future objections will be accepted beyond that one week period.

## Recitation / Laboratory:

Recitations will be used to 1) introduce laboratories, and 2) reinforce lecture material by working example problems. Recitation sections are 50 minutes in duration and will be held three times per week, as per the Registrar's class schedule.

The recitation sections in the Spring 2024 semester are:

Tu 1:00PM - 1:50PM, Nursing Research Building G25

We 10:35AM - 11:25AM, Rockefeller 309

We 11:40AM - 12:30PM, Nord Hall 410

Laboratory assignments will be given as your weekly homework and will emphasize the use of computer simulation tools. For logic design and simulation, ModelSim (release 20.1.1) will be used. You will need to download a free version of ModelSim at: <a href="ModelSim download link">ModelSim download link</a>

When you connect to the download link given above, it will take you to Quartus Prime Lite Edition page. On this page, please make sure that the version appears as follows:

Version: 20.1.1

You will then need to scroll down the page up to Downloads. Under the Downloads heading, select Individual Files tab to reach the link for downloading ModelSim-Intel FPGA Edition (includes Starter Edition).

ModelSim is not available for Mac users. In that case, please access the software through **myapps.case.edu** remotely. Please make sure to save your work on H drive when using myapps.case.edu.

For microprocessor programming and simulation, MPLAB, a public-domain simulator for the Microchip PIC microcontroller, will be used.

The MPLAB software is public domain and may be downloaded from Microchip website. You need to download MPLAB X IDE. You do not need the MPLAB® XC: Compiler for this course. You need to install an older version of MPLabX that has mpasm compiler (e.g. v3.45 or 5.15). You can download v3.45 (or 5.15) from the following link: MPLABX download link for a previous version with mpasm

The software is also available to be used remotely on myapps.case.edu.

You will need to download the MPLAB IDE User's Guide

The introductory article by M. Covington, "PIC Assembly Language for the Complete Beginner", and the "PIC16F84A Data Sheet", will serve as primary classroom references for the PIC microcontroller.

Both ModelSim and MPLAB are available through **myapps.case.edu**. Please make sure to save your work on <u>H</u> <u>drive</u> when using myapps.case.edu.

## Academic Integrity:

Case Western Reserve University academic integrity policies apply.

## Al Policy For ECSE 281/CSDS 281:

You may not engage in unauthorized collaboration or make use of Al composition software (such as ChatGPT) in this course. Using these tools puts your academic integrity at risk.

# Spring 2024 Agenda (with tentative homework due dates)

| <u>Class</u>               | <u>Date</u>                             | <u>Topic</u>                                                                                                                                                                                                                                                                                           | Reference <sup>1</sup>                                                                  |
|----------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| 1                          | 1/16                                    | I. Binary Number Systems<br>Introduction                                                                                                                                                                                                                                                               |                                                                                         |
| 2                          | 1/18                                    | Positional number systems, octal/hex numbers                                                                                                                                                                                                                                                           | 2.1-3                                                                                   |
| 3                          | 1/23                                    | Binary addition/subtraction, signed numbers                                                                                                                                                                                                                                                            | 2.4-5                                                                                   |
| 4                          | 1/25                                    | Signed numbers, 2's complement add/sub                                                                                                                                                                                                                                                                 | 2.5-6                                                                                   |
| 5<br>6                     | 1/30<br><mark>2/1</mark>                | II. Boolean Logic Circuits and Families Logic signals and gates Logic families, CMOS logic, switching algebra                                                                                                                                                                                          | 1.4, 1.5, 1.8, 1.9<br>14.1, 3.1                                                         |
| 7<br>8<br>9                | 2/6<br><mark>2/8</mark><br>2/13         | III. Principles of Combinational Logic Design<br>Switching algebra<br>Combinational circuit analysis<br>Combinational circuit synthesis, description and design, adders, ripple a                                                                                                                      | 3.1<br>3.1.6, 3.2<br>adders 3.3.1-3, 8.1.1-2                                            |
| 10<br>11<br>12<br>13       | 2/15<br>2/20<br>2/22<br>2/27            | IV. Practices in Combinational Logic Design Combinational circuit minimization Timing hazards, circuit timing, decoders Binary decoder Mid-term Exam 1                                                                                                                                                 | 3.3.4<br>3.4, 4.2, 6.3<br>6.3                                                           |
| 14                         | <mark>2/29</mark>                       | Encoders, multiplexers                                                                                                                                                                                                                                                                                 | 6.3.7, 6.4, 7.2                                                                         |
| 15                         | 3/5                                     | Multiplexers, exclusive-or, comparators, three-state devices, state machine basics, bistable elements                                                                                                                                                                                                  | 6.4, 7.3-4, 7.1, 9.1, 10.1                                                              |
| 16                         | <mark>3/7</mark>                        | V. Principles of Sequential Logic Design<br>Latches and flip-flops                                                                                                                                                                                                                                     | 10.2                                                                                    |
| 17<br>18                   | 3/12, 3/14<br>3/19<br><mark>3/21</mark> | NO CLASS – Spring Break Designing synchronous circuits using state machine State machine design, state diagram                                                                                                                                                                                         | 9.2<br>9.3                                                                              |
| 19<br>20<br>21<br>22<br>23 | 3/26<br>3/28<br>4/2<br>4/4<br>4/9       | VI. Practices of Sequential Logic Design and Memory Switch debouncing, registers, counters Counters, example of sequential logic design (tbird) Shift registers, synchronous design impediments, ROM RWM, static RAM, PIC overview Mid-term Exam 2                                                     | 10.4-5, 11.1.1<br>11.1.2-3, 9.4<br>3, 13.3.1-3, 6.1, 15.1.1-5<br>15.2, 15.3.1-3, 15.4.1 |
| 24                         | <u>4/11</u>                             | VII. Microprocessor Architecture PIC overview and memory, the PIC instruction set  Covington <sup>2</sup> , S                                                                                                                                                                                          | Section 1.0, 2.0, 4.0, 7.0 <sup>3</sup>                                                 |
|                            |                                         | VIII. Assembly Language Programming                                                                                                                                                                                                                                                                    |                                                                                         |
| 25<br>26<br>27<br>28       | 4/16<br>4/18<br>4/23<br>4/25            | Assembly language – a first program (turnon.asm), bit rotation with dela Bit rotation with delay (chaser.asm), bit manipulation (adder.asm) Bit manipulation (adder.asm) PIC i/o and macros – state machines using if-else logic (tbird.asm), state machine using PIC (guessing game) overview, review | y (chaser.asm)                                                                          |
|                            | 5/9                                     | Final Exam                                                                                                                                                                                                                                                                                             |                                                                                         |

section numbers are taken from primary textbook by Wakerly, 5<sup>th</sup> ed.
 M. Covington, "PIC Assembly Language for the Complete Beginner"
 PIC16F84A Data Sheet